* Split PdmaChannel into two * Take &self in PDMA traits * Implement type-erased PDMA channels * Remove Degraded assoc type * Move degrade fns to base trait * Use PeripheralDmaChannel on constructors only * Remove WithDmaAes use * Erase DMA type params * Clean up examples/tests * Remove redundant trait bounds * Remove peripheral-specific DMA traits * Document i2s change * Clean up parl_io * Deduplicate InterruptAccess * Fix cfg * Implement runtime compatibility check * Clean up a bit * Document changes * Swap Channel type params, erase dma channel * Unsplit traits * Remove redundant cfg * Fix docs * Simplify DmaEligible * Remove unsafe code * Revert "Swap Channel type params, erase dma channel" This reverts commit 415e45e44b297fd3cb55b4261c9ce151cca4b9c9. * Allow different degraded DMA types * Allow converting into peripheral-specific DMA channel, use it for compat check * Erase PDMA types without AnyPdmaChannel * Hide degrade fns for now, remove from MG * Clean up SPI slave * Fix QSPI test * Fix mem2mem, fix S3 peripherals * Fix S2 * Remove AnyPdmaChannel * Remove PeripheralDmaChannel * Remove unnecessary degrade call
157 lines
4.2 KiB
Rust
157 lines
4.2 KiB
Rust
//! SPI Half Duplex Write Test
|
|
|
|
//% CHIPS: esp32 esp32c6 esp32h2 esp32s2 esp32s3
|
|
|
|
#![no_std]
|
|
#![no_main]
|
|
|
|
use esp_hal::{
|
|
dma::{Dma, DmaPriority, DmaRxBuf, DmaTxBuf},
|
|
dma_buffers,
|
|
gpio::{interconnect::InputSignal, Io},
|
|
pcnt::{channel::EdgeMode, unit::Unit, Pcnt},
|
|
peripherals::SPI2,
|
|
prelude::*,
|
|
spi::{
|
|
master::{Address, Command, HalfDuplexReadWrite, Spi, SpiDma},
|
|
HalfDuplexMode,
|
|
SpiDataMode,
|
|
SpiMode,
|
|
},
|
|
Blocking,
|
|
};
|
|
use hil_test as _;
|
|
|
|
struct Context {
|
|
spi: SpiDma<'static, SPI2, HalfDuplexMode, Blocking>,
|
|
pcnt_unit: Unit<'static, 0>,
|
|
pcnt_source: InputSignal,
|
|
}
|
|
|
|
#[cfg(test)]
|
|
#[embedded_test::tests]
|
|
mod tests {
|
|
use super::*;
|
|
|
|
#[init]
|
|
fn init() -> Context {
|
|
let peripherals = esp_hal::init(esp_hal::Config::default());
|
|
|
|
let io = Io::new(peripherals.GPIO, peripherals.IO_MUX);
|
|
let sclk = io.pins.gpio0;
|
|
let (mosi, _) = hil_test::common_test_pins!(io);
|
|
|
|
let pcnt = Pcnt::new(peripherals.PCNT);
|
|
let dma = Dma::new(peripherals.DMA);
|
|
|
|
cfg_if::cfg_if! {
|
|
if #[cfg(any(feature = "esp32", feature = "esp32s2"))] {
|
|
let dma_channel = dma.spi2channel;
|
|
} else {
|
|
let dma_channel = dma.channel0;
|
|
}
|
|
}
|
|
|
|
let mosi_loopback = mosi.peripheral_input();
|
|
|
|
let spi = Spi::new_half_duplex(peripherals.SPI2, 100.kHz(), SpiMode::Mode0)
|
|
.with_sck(sclk)
|
|
.with_mosi(mosi)
|
|
.with_dma(dma_channel.configure(false, DmaPriority::Priority0));
|
|
|
|
Context {
|
|
spi,
|
|
pcnt_unit: pcnt.unit0,
|
|
pcnt_source: mosi_loopback,
|
|
}
|
|
}
|
|
|
|
#[test]
|
|
#[timeout(3)]
|
|
fn test_spi_writes_are_correctly_by_pcnt(ctx: Context) {
|
|
const DMA_BUFFER_SIZE: usize = 4;
|
|
|
|
let (_, _, buffer, descriptors) = dma_buffers!(0, DMA_BUFFER_SIZE);
|
|
let mut dma_tx_buf = DmaTxBuf::new(descriptors, buffer).unwrap();
|
|
|
|
let unit = ctx.pcnt_unit;
|
|
let mut spi = ctx.spi;
|
|
|
|
unit.channel0.set_edge_signal(ctx.pcnt_source);
|
|
unit.channel0
|
|
.set_input_mode(EdgeMode::Hold, EdgeMode::Increment);
|
|
|
|
// Fill the buffer where each byte has 3 pos edges.
|
|
dma_tx_buf.fill(&[0b0110_1010; DMA_BUFFER_SIZE]);
|
|
|
|
let transfer = spi
|
|
.write(
|
|
SpiDataMode::Single,
|
|
Command::None,
|
|
Address::None,
|
|
0,
|
|
dma_tx_buf,
|
|
)
|
|
.map_err(|e| e.0)
|
|
.unwrap();
|
|
(spi, dma_tx_buf) = transfer.wait();
|
|
|
|
assert_eq!(unit.get_value(), (3 * DMA_BUFFER_SIZE) as _);
|
|
|
|
let transfer = spi
|
|
.write(
|
|
SpiDataMode::Single,
|
|
Command::None,
|
|
Address::None,
|
|
0,
|
|
dma_tx_buf,
|
|
)
|
|
.map_err(|e| e.0)
|
|
.unwrap();
|
|
transfer.wait();
|
|
|
|
assert_eq!(unit.get_value(), (6 * DMA_BUFFER_SIZE) as _);
|
|
}
|
|
|
|
#[test]
|
|
#[timeout(3)]
|
|
fn test_spidmabus_writes_are_correctly_by_pcnt(ctx: Context) {
|
|
const DMA_BUFFER_SIZE: usize = 4;
|
|
|
|
let (rx, rxd, buffer, descriptors) = dma_buffers!(1, DMA_BUFFER_SIZE);
|
|
let dma_rx_buf = DmaRxBuf::new(rxd, rx).unwrap();
|
|
let dma_tx_buf = DmaTxBuf::new(descriptors, buffer).unwrap();
|
|
|
|
let unit = ctx.pcnt_unit;
|
|
let mut spi = ctx.spi.with_buffers(dma_rx_buf, dma_tx_buf);
|
|
|
|
unit.channel0.set_edge_signal(ctx.pcnt_source);
|
|
unit.channel0
|
|
.set_input_mode(EdgeMode::Hold, EdgeMode::Increment);
|
|
|
|
let buffer = [0b0110_1010; DMA_BUFFER_SIZE];
|
|
// Write the buffer where each byte has 3 pos edges.
|
|
spi.write(
|
|
SpiDataMode::Single,
|
|
Command::None,
|
|
Address::None,
|
|
0,
|
|
&buffer,
|
|
)
|
|
.unwrap();
|
|
|
|
assert_eq!(unit.get_value(), (3 * DMA_BUFFER_SIZE) as _);
|
|
|
|
spi.write(
|
|
SpiDataMode::Single,
|
|
Command::None,
|
|
Address::None,
|
|
0,
|
|
&buffer,
|
|
)
|
|
.unwrap();
|
|
|
|
assert_eq!(unit.get_value(), (6 * DMA_BUFFER_SIZE) as _);
|
|
}
|
|
}
|