esp-hal/xtensa-lx-rt
2024-10-08 12:56:30 +00:00
..
config Add xtensa-lx and xtensa-lx-rt packages (#1813) 2024-07-17 08:32:52 +00:00
procmacros Add missing #[doc(hidden)] in xtensa-lx-rt-proc-macros (#2097) 2024-09-06 06:36:54 +00:00
src Save/restore coprocessor state on stack (#2057) 2024-09-02 09:45:11 +00:00
build.rs Add xtensa-lx and xtensa-lx-rt packages (#1813) 2024-07-17 08:32:52 +00:00
Cargo.toml bump all semver compatible deps (#2303) 2024-10-08 12:56:30 +00:00
CHANGELOG.md release prep xtensa-lx-rt@0.17.1 (#2060) 2024-09-02 11:11:36 +00:00
exception-esp32.x.jinja Add xtensa-lx and xtensa-lx-rt packages (#1813) 2024-07-17 08:32:52 +00:00
interrupt_level_masks.rs.jinja Add xtensa-lx and xtensa-lx-rt packages (#1813) 2024-07-17 08:32:52 +00:00
README.md Add xtensa-lx and xtensa-lx-rt packages (#1813) 2024-07-17 08:32:52 +00:00
xtensa.in.x Add xtensa-lx and xtensa-lx-rt packages (#1813) 2024-07-17 08:32:52 +00:00

xtensa-lx-rt

Crates.io docs.rs Crates.io Matrix

Minimal runtime/startup for Xtensa LX processors. This crate currently supports the following CPU's:

Feature Supported CPUs
esp32 ESP32 (LX6)
esp32s2 ESP32-S2 (LX7)
esp32s3 ESP32-S3 (LX7)

I get linker errors when I build for debug

Xtensa only provides a small code space for exceptions to fit inside, when building an unoptimized build the code size of a exception handler may exceed that size, causing a linker error. To fix this, you should always optimize this crate, even in debug builds. Adding the following to your projects Cargo.toml should do the trick.

[profile.dev.package.xtensa-lx-rt]
opt-level = 'z'

License

Licensed under either of

at your option.

Contribution

Unless you explicitly state otherwise, any contribution intentionally submitted for inclusion in the work by you, as defined in the Apache-2.0 license, shall be dual licensed as above, without any additional terms or conditions.