* feat: Update rx-tx order in i2s * feat: Update rx-tx order in dma macros * feat: Update rx-tx order in spi * feat: Update rx-tx order in aes * feat: Update rx-tx order in mem2mem * feat: Update rx-tx order in twai and split methods * feat: Update rx-tx order in twai * feat: Update rx-tx order in twai and uart docs * docs: Add sentence about order * docs: Update changelog * feat: Update rx-tx order in embassy_interrupt_spi_dma tests * style: Rustfmt * docs: Migrating guide * fix: Typo Co-authored-by: Dániel Buga <bugadani@gmail.com> * fix: Diff Co-authored-by: Dániel Buga <bugadani@gmail.com> * fix: Tests rx-tx order * fix: Update new_with_default_pins order * feat: Update rx/tx order in hil_test::common_test_pins! * feat: Update dma_extmem2mem example * fix: Revert deleted input arg * style: rustfmt * feat: Disable test_asymmetric_dma_transfer for S2 --------- Co-authored-by: Dániel Buga <bugadani@gmail.com>
76 lines
1.6 KiB
Rust
76 lines
1.6 KiB
Rust
//! UART TX/RX Test
|
|
//!
|
|
//! Folowing pins are used:
|
|
//! TX GPIO2 / GPIO9 (esp32s2 / esp32s3) / GPIO26 (esp32)
|
|
//! RX GPIO3 / GPIO10 (esp32s2 / esp32s3) / GPIO27 (esp32)
|
|
//!
|
|
//! Connect TX and RX pins.
|
|
|
|
//% CHIPS: esp32 esp32c2 esp32c3 esp32c6 esp32h2 esp32s2 esp32s3
|
|
|
|
#![no_std]
|
|
#![no_main]
|
|
|
|
use esp_hal::{
|
|
gpio::Io,
|
|
peripherals::{UART0, UART1},
|
|
prelude::*,
|
|
uart::{UartRx, UartTx},
|
|
Blocking,
|
|
};
|
|
use hil_test as _;
|
|
use nb::block;
|
|
|
|
struct Context {
|
|
rx: UartRx<'static, UART1, Blocking>,
|
|
tx: UartTx<'static, UART0, Blocking>,
|
|
}
|
|
|
|
#[cfg(test)]
|
|
#[embedded_test::tests]
|
|
mod tests {
|
|
use defmt::assert_eq;
|
|
|
|
use super::*;
|
|
|
|
#[init]
|
|
fn init() -> Context {
|
|
let peripherals = esp_hal::init(esp_hal::Config::default());
|
|
|
|
let io = Io::new(peripherals.GPIO, peripherals.IO_MUX);
|
|
|
|
let (rx, tx) = hil_test::common_test_pins!(io);
|
|
|
|
let tx = UartTx::new(peripherals.UART0, tx).unwrap();
|
|
let rx = UartRx::new(peripherals.UART1, rx).unwrap();
|
|
|
|
Context { rx, tx }
|
|
}
|
|
|
|
#[test]
|
|
#[timeout(3)]
|
|
fn test_send_receive(mut ctx: Context) {
|
|
let byte = [0x42];
|
|
|
|
ctx.tx.flush_tx().unwrap();
|
|
ctx.tx.write_bytes(&byte).unwrap();
|
|
let read = block!(ctx.rx.read_byte());
|
|
|
|
assert_eq!(read, Ok(0x42));
|
|
}
|
|
|
|
#[test]
|
|
#[timeout(3)]
|
|
fn test_send_receive_bytes(mut ctx: Context) {
|
|
let bytes = [0x42, 0x43, 0x44];
|
|
let mut buf = [0u8; 3];
|
|
|
|
ctx.tx.flush_tx().unwrap();
|
|
ctx.tx.write_bytes(&bytes).unwrap();
|
|
|
|
ctx.rx.read_bytes(&mut buf).unwrap();
|
|
|
|
assert_eq!(buf, bytes);
|
|
}
|
|
}
|